8( &friendlyarm,nanopc-t6rockchip,rk3588 +7FriendlyElec NanoPC-T6aliases=/pinctrl/gpio@fd8a0000C/pinctrl/gpio@fec20000I/pinctrl/gpio@fec30000O/pinctrl/gpio@fec40000U/pinctrl/gpio@fec50000[/i2c@fd880000`/i2c@fea90000e/i2c@feaa0000j/i2c@feab0000o/i2c@feac0000t/i2c@fead0000y/i2c@fec80000~/i2c@fec90000/i2c@feca0000/serial@fd890000/serial@feb40000/serial@feb50000/serial@feb60000/serial@feb70000/serial@feb80000/serial@feb90000/serial@feba0000/serial@febb0000/serial@febc0000/spi@feb00000/spi@feb10000/spi@feb20000/spi@feb30000/spi@fecb0000/mmc@fe2e0000/mmc@fe2c0000cpus+cpu-mapcluster0core0core1core2core3cluster1core0core1cluster2core0core1 cpu@0cpuarm,cortex-a55 psci0 7 G0,\ ly@@   cpu@100cpuarm,cortex-a55 psci0 \ ly@@  cpu@200cpuarm,cortex-a55 psci0 \ ly@@  cpu@300cpuarm,cortex-a55 psci0 \ ly@@  cpu@400cpuarm,cortex-a76 psci0 7 G0,\ ly@@ cpu@500cpuarm,cortex-a76 psci0 \ ly@@ cpu@600cpuarm,cortex-a76 psci0 7 G0,\ ly@@ cpu@700cpuarm,cortex-a76 psci0 \ ly@@ idle-statespscicpu-sleeparm,idle-state/FdWxg l2-cache-l0cachen{@x l2-cache-l1cachen{@x l2-cache-l2cachen{@x l2-cache-l3cachen{@x l2-cache-b0cachen{@x l2-cache-b1cachen{@x l2-cache-b2cachen{@x l2-cache-b3cachen{@x l3-cachecachen0{@x firmwareopteelinaro,optee-tzsmcscmi arm,scmi-smc+protocol@14  protocol@16 pmu-a55arm,cortex-a55-pmupmu-a76arm,cortex-a76-pmupsci arm,psci-1.0smcclock-0 fixed-clock)׫splldisplay-subsystemrockchip,display-subsystemtimerarm,armv8-timerP    %sec-physphysvirthyp-physhyp-virtclock-1 fixed-clockn6xin24mclock-2 fixed-clockxin32ksram@10f000 mmio-sram +sram@0arm,scmi-shmem  usb@fc800000"rockchip,rk3588-ehcigeneric-ehci 0 usb%okayusb@fc840000"rockchip,rk3588-ohcigeneric-ohci 0 usb%okayusb@fc880000"rockchip,rk3588-ehcigeneric-ehci 0 ! usb%okayusb@fc8c0000"rockchip,rk3588-ohcigeneric-ohci 0 ! usb%okayusb@fcd00000rockchip,rk3588-dwc3snps,dwc3 @(0jihkr&,ref_clksuspend_clkbus_clkutmipipe8host"  usb3-phy @utmi_wideI4Ph %disabledsyscon@fd58a000)rockchip,rk3588-pmugrfsysconsimple-mfd X jsyscon@fd58c000rockchip,rk3588-sys-grfsyscon X 'syscon@fd5a4000rockchip,rk3588-vop-grfsyscon Z@  (syscon@fd5a8000rockchip,rk3588-vo-grfsyscon Z )syscon@fd5b0000rockchip,rk3588-php-grfsyscon [ #syscon@fd5bc000$rockchip,rk3588-pipe-phy-grfsyscon [ syscon@fd5c4000$rockchip,rk3588-pipe-phy-grfsyscon \@ syscon@fd5d8000.rockchip,rk3588-usb2phy-grfsysconsimple-mfd ]@+usb2-phy@8000rockchip,rk3588-usb2phy Iophyapb0,phyclk usb480m_phy2%okay host-port%okay syscon@fd5dc000.rockchip,rk3588-usb2phy-grfsysconsimple-mfd ]@+usb2-phy@c000rockchip,rk3588-usb2phy Ip phyapb0,phyclk usb480m_phy3%okay host-port%okay !syscon@fd5f0000rockchip,rk3588-iocsyscon _ sram@fd600000 mmio-sram ``+clock-controller@fd7c0000rockchip,rk3588-cru |7]q@GA.2Fq)׫ׄe/ׄ eZ р # i2c@fd880000(rockchip,rk3588-i2crockchip,rk3399-i2c =0ts ,i2cpclk $default+%okayregulator@42rockchip,rk8602 B"?vdd_cpu_big0_s0Nbtdp% regulator-state-memregulator@43 rockchip,rk8603rockchip,rk8602 C"?vdd_cpu_big1_s0Nbtdp% regulator-state-memvop@fdd90000rockchip,rk3588-vop  BPvopgamma-lut80]\abcd[7,aclkhclkdclk_vp0dclk_vp1dclk_vp2dclk_vp3pclk_vop&'()* %disabledports+ port@0+ port@1+ port@2+ port@3+ iommu@fdd97e00,rockchip,rk3588-iommurockchip,rk3568-iommu  ~0]\ ,aclkiface %disabled &serial@fd890000&rockchip,rk3588-uartsnps,dw-apb-uart K0,baudclkapb_pclk*++/txrx ,default9C %disabledpwm@fd8b0000(rockchip,rk3588-pwmrockchip,rk3328-pwm 0 ,pwmpclk -defaultP %disabledpwm@fd8b0010(rockchip,rk3588-pwmrockchip,rk3328-pwm 0 ,pwmpclk .defaultP%okaypwm@fd8b0020(rockchip,rk3588-pwmrockchip,rk3328-pwm 0 ,pwmpclk /defaultP %disabledpwm@fd8b0030(rockchip,rk3588-pwmrockchip,rk3328-pwm 00 ,pwmpclk 0defaultP %disabledpower-management@fd8d8000&rockchip,rk3588-pmusysconsimple-mfd  *power-controller!rockchip,rk3588-power-controller[+%okay power-domain@8 [+power-domain@9  0!#" o123[+power-domain@10 0!#"o4[power-domain@11 0!#"o5[power-domain@12 0o6789[power-domain@13 +[power-domain@14 (0o:[power-domain@15  0o;[power-domain@16 0 o<=>+[power-domain@17  0 o?@A[power-domain@21 0 oBCDEFGHI+[power-domain@23 0CAoJ[power-domain@14  0o:[power-domain@15 0o;[power-domain@22 0oK[power-domain@24 0[Z]oLM+[power-domain@25 80ZoN[power-domain@26 80QoOP[power-domain@27 00oQRST+[power-domain@28  0oUV[power-domain@29 (0oWX[power-domain@30 0z{oY[power-domain@31 @0WoZ[\][power-domain@33 !0WZ[[power-domain@34 "0WZ[[power-domain@37 %02o^[power-domain@38 &045[power-domain@40 (o_[i2s@fddc0000rockchip,rk3588-i2s-tdm 0,mclk_txmclk_rxhclk7v*`/txItx-m %disabledi2s@fddf0000rockchip,rk3588-i2s-tdm 0445,mclk_txmclk_rxhclk71v*`/txItx-m %disabledi2s@fddfc000rockchip,rk3588-i2s-tdm 000,,mclk_txmclk_rxhclk7-v*`/rxIrx-m %disabledqos@fdf35000rockchip,rk3588-qossyscon P  6qos@fdf35200rockchip,rk3588-qossyscon R  7qos@fdf35400rockchip,rk3588-qossyscon T  8qos@fdf35600rockchip,rk3588-qossyscon V  9qos@fdf36000rockchip,rk3588-qossyscon `  Yqos@fdf39000rockchip,rk3588-qossyscon  ^qos@fdf3d800rockchip,rk3588-qossyscon  _qos@fdf3e000rockchip,rk3588-qossyscon  [qos@fdf3e200rockchip,rk3588-qossyscon  Zqos@fdf3e400rockchip,rk3588-qossyscon  \qos@fdf3e600rockchip,rk3588-qossyscon  ]qos@fdf40000rockchip,rk3588-qossyscon  Wqos@fdf40200rockchip,rk3588-qossyscon   Xqos@fdf40400rockchip,rk3588-qossyscon   Qqos@fdf40500rockchip,rk3588-qossyscon   Rqos@fdf40600rockchip,rk3588-qossyscon   Sqos@fdf40800rockchip,rk3588-qossyscon   Tqos@fdf41000rockchip,rk3588-qossyscon   Uqos@fdf41100rockchip,rk3588-qossyscon   Vqos@fdf60000rockchip,rk3588-qossyscon  <qos@fdf60200rockchip,rk3588-qossyscon   =qos@fdf60400rockchip,rk3588-qossyscon   >qos@fdf61000rockchip,rk3588-qossyscon   ?qos@fdf61200rockchip,rk3588-qossyscon   @qos@fdf61400rockchip,rk3588-qossyscon   Aqos@fdf62000rockchip,rk3588-qossyscon  :qos@fdf63000rockchip,rk3588-qossyscon 0  ;qos@fdf64000rockchip,rk3588-qossyscon @  Jqos@fdf66000rockchip,rk3588-qossyscon `  Bqos@fdf66200rockchip,rk3588-qossyscon b  Cqos@fdf66400rockchip,rk3588-qossyscon d  Dqos@fdf66600rockchip,rk3588-qossyscon f  Eqos@fdf66800rockchip,rk3588-qossyscon h  Fqos@fdf66a00rockchip,rk3588-qossyscon j  Gqos@fdf66c00rockchip,rk3588-qossyscon l  Hqos@fdf66e00rockchip,rk3588-qossyscon n  Iqos@fdf67000rockchip,rk3588-qossyscon p  Kqos@fdf67200rockchip,rk3588-qossyscon r qos@fdf70000rockchip,rk3588-qossyscon  4qos@fdf71000rockchip,rk3588-qossyscon   5qos@fdf72000rockchip,rk3588-qossyscon  1qos@fdf72200rockchip,rk3588-qossyscon "  2qos@fdf72400rockchip,rk3588-qossyscon $  3qos@fdf80000rockchip,rk3588-qossyscon  Nqos@fdf81000rockchip,rk3588-qossyscon   Oqos@fdf81200rockchip,rk3588-qossyscon   Pqos@fdf82000rockchip,rk3588-qossyscon  Lqos@fdf82200rockchip,rk3588-qossyscon "  Mpcie@fe180000*rockchip,rk3588-pcierockchip,rk3568-pcie0?00CH>MR),aclk_mstaclk_slvaclk_dbipclkauxpipepciPsyspmcmsglegacyerr`aaaa0b0"  pcie-phy"T @ @0 @@dbiapbconfigI). pwrpipe+%okay  cddefault elegacy-interrupt-controller(  apcie@fe190000*rockchip,rk3588-pcierockchip,rk3568-pcie@O00DI?NSs),aclk_mstaclk_slvaclk_dbipclkauxpipepciPsyspmcmsglegacyerr`ffff@b@g  pcie-phy"T @ @0 A@dbiapbconfigI*/ pwrpipe+%okay  chdefault ilegacy-interrupt-controller(  fdfi@fe060000 rockchip,rk3588-dfi@&0:jethernet@fe1c0000&rockchip,rk3588-gmacsnps,dwmac-4.20a  macirqeth_wake_irq(067Y^50,stmmacethclk_mac_refpclk_macaclk_macptp_ref!I$ stmmaceth'=#Nk^olm %disabledmdiosnps,dwmac-mdio+stmmac-axi-config krx-queues-config lqueue0queue1tx-queues-config mqueue0queue1sata@fe210000'rockchip,rk3588-dwc-ahcisnps,dwc-ahci !(0b_eTo,satapmaliverxoobrefasic+ %disabledsata-port@0 @g  sata-phy " sata@fe230000'rockchip,rk3588-dwc-ahcisnps,dwc-ahci #(0dagVq,satapmaliverxoobrefasic+ %disabledsata-port@0 @"  sata-phy " spi@fe2b0000 rockchip,sfc +@0/0,clk_sfchclk_sfc+ %disabledmmc@fe2c00000rockchip,rk3588-dw-mshcrockchip,rk3288-dw-mshc ,@ 0  ,biuciuciu-driveciu-sample1< default nopq(%okayJTfwrsmmc@fe2d00000rockchip,rk3588-dw-mshcrockchip,rk3288-dw-mshc -@ 0,biuciuciu-driveciu-sample1< default t% %disabledmmc@fe2e0000rockchip,rk3588-dwcmshc .7-., G n6 (0,*+-.,corebusaxiblocktimer<  uvwxydefault(Icorebusaxiblocktimer%okayJi2s@fe470000rockchip,rk3588-i2s-tdm G0+/(,mclk_txmclk_rxhclk7)-v*++/txrx&I*+ tx-mrx-mdefault z{|}~%okay portendpointi2s# i2s@fe480000rockchip,rk3588-i2s-tdm H0y}u,mclk_txmclk_rxhclk*++/txrxI^_ tx-mrx-mdefault(  %disabledi2s@fe490000(rockchip,rk3588-i2srockchip,rk3066-i2s I0,i2s_clki2s_hclk7v*/txrx&default  %disabledi2s@fe4a0000(rockchip,rk3588-i2srockchip,rk3066-i2s J0%,i2s_clki2s_hclk7"v*/txrx&default  %disabledinterrupt-controller@fe600000 arm,gic-v3  `h (3a=8H+ msi-controller@fe640000arm,gic-v3-its dHW bmsi-controller@fe660000arm,gic-v3-its fHW ppi-partitionsinterrupt-partition-0b interrupt-partition-1b  dma-controller@fea10000arm,pl330arm,primecell @ VWk0n ,apb_pclk +dma-controller@fea30000arm,pl330arm,primecell @ XYk0o ,apb_pclk i2c@fea90000(rockchip,rk3588-i2crockchip,rk3399-i2c 0{ ,i2cpclk> default+ %disabledi2c@feaa0000(rockchip,rk3588-i2crockchip,rk3399-i2c 0| ,i2cpclk? default+%okayregulator@42rockchip,rk8602 B ?vdd_npu_s0Nbtdp~%regulator-state-memi2c@feab0000(rockchip,rk3588-i2crockchip,rk3399-i2c 0} ,i2cpclk@ default+ %disabledi2c@feac0000(rockchip,rk3588-i2crockchip,rk3399-i2c 0~ ,i2cpclkA default+ %disabledi2c@fead0000(rockchip,rk3588-i2crockchip,rk3399-i2c 0 ,i2cpclkB default+ %disabledtimer@feae0000,rockchip,rk3588-timerrockchip,rk3288-timer !0TW ,pclktimerwatchdog@feaf0000 rockchip,rk3588-wdtsnps,dw-wdt 0dc ,tclkpclk;spi@feb00000(rockchip,rk3588-spirockchip,rk3066-spi F0,spiclkapb_pclk*++/txrx  default+ %disabledspi@feb10000(rockchip,rk3588-spirockchip,rk3066-spi G0,spiclkapb_pclk*++/txrx  default+ %disabledspi@feb20000(rockchip,rk3588-spirockchip,rk3066-spi H0,spiclkapb_pclk*/txrx default+%okay7G pmic@0rockchip,rk806B@  default %%% % % % (% 4% @% L% Y f% s  %  dvs1-null-pins gpio_pwrctrl1 pin_fun0 dvs2-null-pins gpio_pwrctrl2 pin_fun0 dvs3-null-pins gpio_pwrctrl3 pin_fun0 regulatorsdcdc-reg1btdp~0 ?vdd_gpu_s0 regulator-state-memdcdc-reg2Nbtdp~0?vdd_cpu_lit_s0 regulator-state-memdcdc-reg3Nbt L q0 ?vdd_log_s0regulator-state-mem qdcdc-reg4Nbtdp~ q0 ?vdd_vdenc_s0regulator-state-memdcdc-reg5Nbt L 0 ?vdd_ddr_s0regulator-state-mem Pdcdc-reg6Nb ?vdd2_ddr_s3regulator-state-mem dcdc-reg7Nbt0?vdd_2v0_pldo_s3 regulator-state-mem  dcdc-reg8Nbt2Z2Z ?vcc_3v3_s3 rregulator-state-mem  2Zdcdc-reg9Nb ?vddq_ddr_s0regulator-state-memdcdc-reg10Nbtw@w@ ?vcc_1v8_s3regulator-state-mem  w@pldo-reg1Nbtw@w@ ?avcc_1v8_s0 regulator-state-mempldo-reg2Nbtw@w@ ?vcc_1v8_s0regulator-state-mem w@pldo-reg3NbtOO ?avdd_1v2_s0regulator-state-mempldo-reg4Nbt2Z2Z0 ?vcc_3v3_s0regulator-state-mempldo-reg5Nbtw@2Z0 ?vccio_sd_s0 sregulator-state-mempldo-reg6Nbtw@w@ ?pldo6_s3regulator-state-mem  w@nldo-reg1Nbt q q ?vdd_0v75_s3regulator-state-mem  qnldo-reg2Nbt P P?vdd_ddr_pll_s0regulator-state-mem Pnldo-reg3Nbt q q ?avdd_0v75_s0regulator-state-memnldo-reg4Nbt P P ?vdd_0v85_s0regulator-state-memnldo-reg5Nbt q q ?vdd_0v75_s0regulator-state-memspi@feb30000(rockchip,rk3588-spirockchip,rk3066-spi I0,spiclkapb_pclk*/txrx  default+ %disabledserial@feb40000&rockchip,rk3588-uartsnps,dw-apb-uart L0,baudclkapb_pclk*++ /txrx defaultC9 %disabledserial@feb50000&rockchip,rk3588-uartsnps,dw-apb-uart M0,baudclkapb_pclk*+ + /txrx defaultC9%okayserial@feb60000&rockchip,rk3588-uartsnps,dw-apb-uart N0,baudclkapb_pclk*+ + /txrx defaultC9 %disabledserial@feb70000&rockchip,rk3588-uartsnps,dw-apb-uart O0,baudclkapb_pclk* /txrx defaultC9 %disabledserial@feb80000&rockchip,rk3588-uartsnps,dw-apb-uart P0,baudclkapb_pclk* /txrx defaultC9 %disabledserial@feb90000&rockchip,rk3588-uartsnps,dw-apb-uart Q0,baudclkapb_pclk* /txrx defaultC9 %disabledserial@feba0000&rockchip,rk3588-uartsnps,dw-apb-uart R0,baudclkapb_pclk*``/txrx defaultC9 %disabledserial@febb0000&rockchip,rk3588-uartsnps,dw-apb-uart S0,baudclkapb_pclk*` ` /txrx defaultC9 %disabledserial@febc0000&rockchip,rk3588-uartsnps,dw-apb-uart T0,baudclkapb_pclk*` ` /txrx defaultC9 %disabledpwm@febd0000(rockchip,rk3588-pwmrockchip,rk3328-pwm 0LK ,pwmpclk defaultP %disabledpwm@febd0010(rockchip,rk3588-pwmrockchip,rk3328-pwm 0LK ,pwmpclk defaultP %disabledpwm@febd0020(rockchip,rk3588-pwmrockchip,rk3328-pwm 0LK ,pwmpclk defaultP %disabledpwm@febd0030(rockchip,rk3588-pwmrockchip,rk3328-pwm 00LK ,pwmpclk defaultP %disabledpwm@febe0000(rockchip,rk3588-pwmrockchip,rk3328-pwm 0ON ,pwmpclk defaultP %disabledpwm@febe0010(rockchip,rk3588-pwmrockchip,rk3328-pwm 0ON ,pwmpclk defaultP %disabledpwm@febe0020(rockchip,rk3588-pwmrockchip,rk3328-pwm 0ON ,pwmpclk defaultP %disabledpwm@febe0030(rockchip,rk3588-pwmrockchip,rk3328-pwm 00ON ,pwmpclk defaultP %disabledpwm@febf0000(rockchip,rk3588-pwmrockchip,rk3328-pwm 0RQ ,pwmpclk defaultP %disabledpwm@febf0010(rockchip,rk3588-pwmrockchip,rk3328-pwm 0RQ ,pwmpclk defaultP %disabledpwm@febf0020(rockchip,rk3588-pwmrockchip,rk3328-pwm 0RQ ,pwmpclk defaultP %disabledpwm@febf0030(rockchip,rk3588-pwmrockchip,rk3328-pwm 00RQ ,pwmpclk defaultP %disabledtsadc@fec00000rockchip,rk3588-tsadc 0,tsadcapb_pclk7GIVWtsadc-apbtsadc , C Z  u gpiootpout %okayadc@fec10000rockchip,rk3588-saradc  0,saradcapb_pclkIU saradc-apb%okay i2c@fec80000(rockchip,rk3588-i2crockchip,rk3399-i2c 0 ,i2cpclkC default+%okay @typec-portc@22 fcs,fusb302 "  default connectorusb-c-connector dual USB-C dual sink  , B@rtc@51haoyu,hym8563 Qhym8563default   i2c@fec90000(rockchip,rk3588-i2crockchip,rk3399-i2c 0 ,i2cpclkD default+%okay @codec@1brealtek,rt5616 01,mclk71G portendpoint# i2c@feca0000(rockchip,rk3588-i2crockchip,rk3399-i2c 0 ,i2cpclkE default+ %disabledspi@fecb0000(rockchip,rk3588-spirockchip,rk3066-spi J0,spiclkapb_pclk*` `/txrx  default+ %disabledefuse@fecc0000rockchip,rk3588-otp  0,otpapb_pclkphyarbI otpapbarb+cpu-code@2 id@7 cpu-leakage@17 cpu-leakage@18 cpu-leakage@19 log-leakage@1a gpu-leakage@1b cpu-version@1c  npu-leakage@28 (codec-leakage@29 )dma-controller@fed10000arm,pl330arm,primecell @ Z[k0p ,apb_pclk `phy@fee00000rockchip,rk3588-naneng-combphy 0vW ,refapbpipe7GI<Cphyapb $# 6%okay gphy@fee20000rockchip,rk3588-naneng-combphy 0xW ,refapbpipe7GI>Ephyapb $# 6%okay "sram@ff001000 mmio-sram +pinctrlrockchip,rk3588-pinctrl+ gpio@fd8a0000rockchip,gpio-bank 0qr  L ( ; XHEADER_10HEADER_08HEADER_32 gpio@fec20000rockchip,gpio-bank 0st  L (  XHEADER_27HEADER_28HEADER_15HEADER_26HEADER_21HEADER_19HEADER_23HEADER_24HEADER_22HEADER_05HEADER_03 gpio@fec30000rockchip,gpio-bank 0uv  L@ ( . XCSI1_11CSI1_12 gpio@fec40000rockchip,gpio-bank 0wx  L` (  XHEADER_35HEADER_38HEADER_40HEADER_36HEADER_37DSI0_12HEADER_33DSI0_10HEADER_07HEADER_16HEADER_18HEADER_29HEADER_31HEADER_12DSI0_08DSI0_14HEADER_11HEADER_13DSI1_10gpio@fec50000rockchip,gpio-bank 0yz  L ( C XDSI1_08DSI1_14DSI1_12CSI0_11CSI0_12 cpcfg-pull-up h pcfg-pull-down u pcfg-pull-none  pcfg-pull-none-drv-level-2   pcfg-pull-up-drv-level-1 h  pcfg-pull-up-drv-level-2 h  pcfg-pull-none-smt   auddsmbt1120can0can1can2cifclk32kcpuddrphych0ddrphych1ddrphych2ddrphych3dp0dp1emmcemmc-rstnout  uemmc-bus8  vemmc-clk  wemmc-cmd  xemmc-data-strobe  yeth1fspigmac1gpuhdmii2c0i2c0m2-xfer  $i2c1i2c1m0-xfer   i2c2i2c2m0-xfer    i2c3i2c3m0-xfer    i2c4i2c4m0-xfer    i2c5i2c5m0-xfer    i2c6i2c6m0-xfer    i2c7i2c7m0-xfer    i2c8i2c8m2-xfer    i2s0i2s0-lrck  zi2s0-mclk  {i2s0-sclk  |i2s0-sdi0  }i2s0-sdo0  ~i2s1i2s1m0-lrck  i2s1m0-sclk  i2s1m0-sdi0  i2s1m0-sdi1  i2s1m0-sdi2  i2s1m0-sdi3  i2s1m0-sdo0   i2s1m0-sdo1   i2s1m0-sdo2   i2s1m0-sdo3   i2s2i2s2m1-lrck  i2s2m1-sclk   i2s2m1-sdi   i2s2m1-sdo   i2s3i2s3-lrck  i2s3-sclk  i2s3-sdi  i2s3-sdo  jtaglitcpumcumipinpupcie20x1pcie30phypcie30x1pcie30x2pcie30x4pdm0pdm1pmicpmic-pinsp  pmupwm0pwm0m0-pins  -pwm1pwm1m1-pins   .pwm2pwm2m0-pins  /pwm3pwm3m0-pins  0pwm4pwm4m0-pins   pwm5pwm5m0-pins  pwm6pwm6m0-pins   pwm7pwm7m0-pins   pwm8pwm8m0-pins   pwm9pwm9m0-pins   pwm10pwm10m0-pins   pwm11pwm11m0-pins   pwm12pwm12m0-pins   pwm13pwm13m0-pins   pwm14pwm14m0-pins   pwm15pwm15m0-pins   refclksatasata0sata1sata2sdiosdiom1-pins`  tsdmmcsdmmc-bus4@  qsdmmc-clk  nsdmmc-cmd  osdmmc-det  pspdif0spdif1spi0spi0m0-pins0  spi0m0-cs0  spi0m0-cs1  spi1spi1m1-pins0  spi1m1-cs0  spi1m1-cs1  spi2spi2m2-pins0   spi2m2-cs0  spi3spi3m1-pins0   spi3m1-cs0  spi3m1-cs1  spi4spi4m0-pins0  spi4m0-cs0  spi4m0-cs1  tsadctsadc-shut  uart0uart0m1-xfer   ,uart1uart1m1-xfer    uart2uart2m0-xfer   uart3uart3m1-xfer    uart4uart4m1-xfer    uart5uart5m1-xfer    uart6uart6m1-xfer    uart7uart7m1-xfer    uart8uart8m1-xfer    uart9uart9m1-xfer    vopbt656gpio-functsadc-gpio-func  eth0gmac0gpio-ledssys-led-pin  usr-led-pin  headphonehp-det  hym8563hym8563-int  pciepcie2-0-rst   pcie2-1-rst  epcie2-2-rst  ipcie-m20-pwren  pcie-m21-pwren  usbtypec5v-pwren  usbc0-int  video-codec@fdc70000rockchip,rk3588-av1-vpu lvdpu7ACGׄׄ0AC ,aclkhclk Isyscon@fd5b8000%rockchip,rk3588-pcie3-phy-grfsyscon [ syscon@fd5c0000$rockchip,rk3588-pipe-phy-grfsyscon \ i2s@fddc8000rockchip,rk3588-i2s-tdm ܀0,mclk_txmclk_rxhclk7v*`/txItx-m %disabledi2s@fddf4000rockchip,rk3588-i2s-tdm @099?,mclk_txmclk_rxhclk76v*`/txItx-m %disabledi2s@fddf8000rockchip,rk3588-i2s-tdm ߀0++',mclk_txmclk_rxhclk7(v*`/rxIrx-m %disabledi2s@fde00000rockchip,rk3588-i2s-tdm 0&&",mclk_txmclk_rxhclk7#v*`/rxIrx-m %disabledpcie@fe150000*rockchip,rk3588-pcierockchip,rk3568-pcie+00@E;JOt),aclk_mstaclk_slvaclk_dbipclkauxpipepciPsyspmcmsglegacyerr`  pcie-phy"T @ @0 @@dbiapbconfigI&+ pwrpipe%okay  clegacy-interrupt-controller(  pcie@fe160000*rockchip,rk3588-pcierockchip,rk3568-pcie+00AF<KPu),aclk_mstaclk_slvaclk_dbipclkauxpipepciPsyspmcmsglegacyerr`  pcie-phy"T @ @@0 @@@dbiapbconfigI', pwrpipe %disabledlegacy-interrupt-controller(  pcie@fe170000*rockchip,rk3588-pcierockchip,rk3568-pcie /00BG=LQ),aclk_mstaclk_slvaclk_dbipclkauxpipepciPsyspmcmsglegacyerr` b   pcie-phy"T @ @0 @@dbiapbconfigI(- pwrpipe+%okay  c hdefault legacy-interrupt-controller(  ethernet@fe1b0000&rockchip,rk3588-gmacsnps,dwmac-4.20a  macirqeth_wake_irq(067X]40,stmmacethclk_mac_refpclk_macaclk_macptp_ref!I# stmmaceth'=#N^o %disabledmdiosnps,dwmac-mdio+stmmac-axi-config rx-queues-config queue0queue1tx-queues-config queue0queue1sata@fe220000'rockchip,rk3588-dwc-ahcisnps,dwc-ahci "(0c`fUp,satapmaliverxoobrefasic+ %disabledsata-port@0 @  sata-phy " phy@fee10000rockchip,rk3588-naneng-combphy 0wW ,refapbpipe7GI=Dphyapb $# 6%okay phy@fee80000rockchip,rk3588-pcie3-phy 0y,pclkIHphy $# %okay chosen serial2:1500000n8leds gpio-ledsled-0  system-led heartbeatdefault led-1  user-leddefault soundsimple-audio-carddefault  realtek,rt5616-codec i2s & @ ^Headphones0 |HeadphoneHeadphonesMicrophoneMicrophone JackN HeadphonesHPOLHeadphonesHPORMIC1Microphone JackMicrophone Jackmicbias1simple-audio-card,cpu simple-audio-card,codec vcc12v-dcin-regulatorregulator-fixed ?vcc12v_dcinNbt vcc5v0-sys-regulatorregulator-fixed ?vcc5v0_sysNbtLK@LK@ vcc4v0-sys-regulatorregulator-fixed ?vcc4v0_sysNbt= =  %vcc-1v1-nldo-s3-regulatorregulator-fixed?vcc-1v1-nldo-s3Nbt% vcc3v3-pcie20-regulatorregulator-fixed?vcc_3v3_pcie20Nbt2Z2Zr hvbus5v0-typec-regulatorregulator-fixed  Ydefault ?vbus5v0_typectLK@LK@ vcc3v3-pcie2x1l0-regulatorregulator-fixed  Ycdefault ?vcc3v3_pcie2x1l0t2Z2Z dvcc3v3-pcie30-regulatorregulator-fixed  default ?vcc3v3_pcie30t2Z2Z  compatibleinterrupt-parent#address-cells#size-cellsmodelgpio0gpio1gpio2gpio3gpio4i2c0i2c1i2c2i2c3i2c4i2c5i2c6i2c7i2c8serial0serial1serial2serial3serial4serial5serial6serial7serial8serial9spi0spi1spi2spi3spi4mmc0mmc1cpudevice_typeregenable-methodcapacity-dmips-mhzclocksassigned-clocksassigned-clock-ratescpu-idle-statesi-cache-sizei-cache-line-sizei-cache-setsd-cache-sized-cache-line-sized-cache-setsnext-level-cachedynamic-power-coefficient#cooling-cellscpu-supplyphandleentry-methodlocal-timer-stoparm,psci-suspend-paramentry-latency-usexit-latency-usmin-residency-uscache-levelcache-unifiedarm,smc-idshmem#clock-cells#reset-cellsinterruptsclock-frequencyclock-output-namesportsinterrupt-namesrangesphysphy-namespower-domainsstatusclock-namesdr_modephy_typeresetssnps,dis_enblslpm_quirksnps,dis-u2-freeclk-exists-quirksnps,dis-del-phy-power-chg-quirksnps,dis-tx-ipgap-linecheck-quirksnps,dis_rxdet_inp3_quirkreset-names#phy-cellsrockchip,grfpinctrl-0pinctrl-namesfcs,suspend-voltage-selectorregulator-nameregulator-always-onregulator-boot-onregulator-min-microvoltregulator-max-microvoltregulator-ramp-delayvin-supplyregulator-off-in-suspendreg-namesiommusrockchip,vop-grfrockchip,vo1-grfrockchip,pmu#iommu-cellsdmasdma-namesreg-shiftreg-io-width#pwm-cells#power-domain-cellspm_qosassigned-clock-parents#sound-dai-cellsbus-range#interrupt-cellsinterrupt-map-maskinterrupt-maplinux,pci-domainmax-link-speedmsi-mapnum-lanesreset-gpiosvpcie3v3-supplyinterrupt-controllerrockchip,php-grfsnps,axi-configsnps,mixed-burstsnps,mtl-rx-configsnps,mtl-tx-configsnps,tsosnps,blensnps,wr_osr_lmtsnps,rd_osr_lmtsnps,rx-queues-to-usesnps,tx-queues-to-useports-implementedhba-port-capsnps,rx-ts-maxsnps,tx-ts-maxfifo-depthmax-frequencybus-widthcap-mmc-highspeedcap-sd-highspeeddisable-wpno-mmcno-sdiosd-uhs-sdr104vmmc-supplyvqmmc-supplyno-sdnon-removablemmc-hs400-1_8vmmc-hs400-enhanced-stroberockchip,trcm-sync-tx-onlydai-formatmclk-fsremote-endpointmbi-aliasmbi-rangesmsi-controller#msi-cellsaffinityarm,pl330-periph-burst#dma-cellsrockchip,suspend-voltage-selectornum-csspi-max-frequencysystem-power-controllervcc1-supplyvcc2-supplyvcc3-supplyvcc4-supplyvcc5-supplyvcc6-supplyvcc7-supplyvcc8-supplyvcc9-supplyvcc10-supplyvcc11-supplyvcc12-supplyvcc13-supplyvcc14-supplyvcca-supplygpio-controller#gpio-cellspinsfunctionregulator-enable-ramp-delayregulator-suspend-microvoltregulator-init-microvoltregulator-on-in-suspendrockchip,hw-tshut-temprockchip,hw-tshut-moderockchip,hw-tshut-polaritypinctrl-1#thermal-sensor-cells#io-channel-cellsvref-supplyvbus-supplydata-rolelabelpower-roletry-power-rolesource-pdossink-pdosop-sink-microwattwakeup-sourcebitsrockchip,pipe-grfrockchip,pipe-phy-grfgpio-rangesgpio-line-namesbias-pull-upbias-pull-downbias-disabledrive-strengthinput-schmitt-enablerockchip,pinsrockchip,phy-grfstdout-pathlinux,default-triggersimple-audio-card,namesimple-audio-card,formatsimple-audio-card,mclk-fssimple-audio-card,hp-det-gpiosimple-audio-card,hp-pin-namesimple-audio-card,widgetssimple-audio-card,routingsound-daienable-active-high