58( P3logicpd,dm3730-torpedo-devkitti,omap3630ti,omap3 +77LogicPD Zoom DM3730 Torpedo + Wireless Development Kitchosen=/ocp@68000000/serial@4806a000aliasesI/ocp@68000000/i2c@48070000N/ocp@68000000/i2c@48072000S/ocp@68000000/i2c@48060000X/ocp@68000000/serial@4806a000`/ocp@68000000/serial@4806c000h/ocp@68000000/serial@49020000p/ocp@68000000/serial@49042000 x/displaycpus+cpu@0arm,cortex-a8cpucpu!pmu@54000000arm,cortex-a8-pmuTdebugsssocti,omap-inframpu ti,omap3-mpumpuiva ti,iva2.2ivadsp ti,omap3-c64ocp@68000000ti,omap3-l3-smxsimple-bush + l3_mainl4@48000000ti,omap3-l4-coresimple-bus+  Hscm@2000ti,omap3-scmsimple-bus +  pinmux@30 ti,omap3-padconfpinctrl-single08+0Ecpinmux_mcbsp2_pins  pinmux_uart2_pins(DFHJhpinmux_mcspi1_pins pinmux_hsusb_otg_pins`rtvxz|~pinmux_i2c1_pinspinmux_i2c2_pinspinmux_i2c3_pinspinmux_twl4030_pinsApinmux_gpio_key_pins$hdq_pinspinmux_pwm_pins(pinmux_led_pins"pinmux_mmc1_pins0pinmux_tsc2004_pinsVpinmux_backlight_pinsX-pinmux_isp_pins`pinmux_panel_pwr_pinsZ*pinmux_dss_dpi_pins1      pinmux_mm3_pins0468:T^scm_conf@270sysconsimple-busp0+  p0pbias_regulator@2b0ti,pbias-omap3ti,pbias-omappbias_mmc_omap2430pbias_mmc_omap2430w@-clocks+mcbsp5_mux_fck@68ti,composite-mux-clockh mcbsp5_fckti,composite-clock  mcbsp1_mux_fck@4ti,composite-mux-clock mcbsp1_fckti,composite-clock mcbsp2_mux_fck@4ti,composite-mux-clock mcbsp2_fckti,composite-clockmcbsp3_mux_fck@68ti,composite-mux-clock hmcbsp3_fckti,composite-clockmcbsp4_mux_fck@68ti,composite-mux-clock hmcbsp4_fckti,composite-clock clockdomainspinmux@a00 ti,omap3-padconfpinctrl-single \+0Ecpinmux_twl4030_vpins pinmux_gpio_key_pins_wkup %pinmux_lan9221_pinsZpinmux_mmc1_cdTtarget-module@480a6000ti,sysc-omap2ti,syscH `DH `HH `Lrevsyscsyss  ick+  H ` aes1@0 ti,omap3-aesP&  +txrxtarget-module@480c5000ti,sysc-omap2ti,syscH PDH PHH PLrevsyscsyss  ick+  H P aes2@0 ti,omap3-aesP&AB+txrxprm@48306000 ti,omap3-prmH0`@ clocks+virt_16_8m_ck fixed-clock5Yosc_sys_ck@d40 ti,mux-clock @sys_ck@1270ti,divider-clockEpP"sys_clkout1@d70ti,gate-clock pdpll3_x2_ckfixed-factor-clockgrdpll3_m2x2_ckfixed-factor-clockgr!dpll4_x2_ckfixed-factor-clock grcorex2_fckfixed-factor-clock!gr#wkup_l4_ickfixed-factor-clock"grRcorex2_d3_fckfixed-factor-clock#grcorex2_d5_fckfixed-factor-clock#grclockdomainscm@48004000 ti,omap3-cmH@@clocks+dummy_apb_pclk fixed-clock5omap_32k_fck fixed-clock5Dvirt_12m_ck fixed-clock5virt_13m_ck fixed-clock5]@virt_19200000_ck fixed-clock5$virt_26000000_ck fixed-clock5virt_38_4m_ck fixed-clock5Idpll4_ck@d00ti,omap3-dpll-per-j-type-clock"" D 0 dpll4_m2_ck@d48ti,divider-clock E? HP$dpll4_m2x2_mul_ckfixed-factor-clock$gr%dpll4_m2x2_ck@d00ti,hsdiv-gate-clock% |&omap_96m_alwon_fckfixed-factor-clock&gr-dpll3_ck@d00ti,omap3-dpll-core-clock"" @ 0dpll3_m3_ck@1140ti,divider-clockE@P'dpll3_m3x2_mul_ckfixed-factor-clock'gr(dpll3_m3x2_ck@d00ti,hsdiv-gate-clock(  |)emu_core_alwon_ckfixed-factor-clock)grfsys_altclk fixed-clock52mcbsp_clks fixed-clock5dpll3_m2_ck@d40ti,divider-clockE @Pcore_ckfixed-factor-clockgr*dpll1_fck@940ti,divider-clock*E @P+dpll1_ck@904ti,omap3-dpll-clock"+  $ @ 4dpll1_x2_ckfixed-factor-clockgr,dpll1_x2m2_ck@944ti,divider-clock,E DP@cm_96m_fckfixed-factor-clock-gr.omap_96m_fck@d40 ti,mux-clock." @Idpll4_m3_ck@e40ti,divider-clock E @P/dpll4_m3x2_mul_ckfixed-factor-clock/gr0dpll4_m3x2_ck@d00ti,hsdiv-gate-clock0 |1omap_54m_fck@d40 ti,mux-clock12 @<cm_96m_d2_fckfixed-factor-clock.gr3omap_48m_fck@d40 ti,mux-clock32 @4omap_12m_fckfixed-factor-clock4grKdpll4_m4_ck@e40ti,divider-clock E@P5dpll4_m4x2_mul_ckti,fixed-factor-clock56dpll4_m4x2_ck@d00ti,gate-clock6 |dpll4_m5_ck@f40ti,divider-clock E?@P7dpll4_m5x2_mul_ckti,fixed-factor-clock78dpll4_m5x2_ck@d00ti,hsdiv-gate-clock8 |ndpll4_m6_ck@1140ti,divider-clock E?@P9dpll4_m6x2_mul_ckfixed-factor-clock9gr:dpll4_m6x2_ck@d00ti,hsdiv-gate-clock: |;emu_per_alwon_ckfixed-factor-clock;grgclkout2_src_gate_ck@d70 ti,composite-no-wait-gate-clock* p=clkout2_src_mux_ck@d70ti,composite-mux-clock*".< p>clkout2_src_ckti,composite-clock=>?sys_clkout2@d70ti,divider-clock?E@ pmpu_ckfixed-factor-clock@grAarm_fck@924ti,divider-clockA $Eemu_mpu_alwon_ckfixed-factor-clockAgrhl3_ick@a40ti,divider-clock*E @PBl4_ick@a40ti,divider-clockBE @PCrm_ick@c40ti,divider-clockCE @Pgpt10_gate_fck@a00ti,composite-gate-clock"  Egpt10_mux_fck@a40ti,composite-mux-clockD" @Fgpt10_fckti,composite-clockEFgpt11_gate_fck@a00ti,composite-gate-clock"  Ggpt11_mux_fck@a40ti,composite-mux-clockD" @Hgpt11_fckti,composite-clockGHcore_96m_fckfixed-factor-clockIgrmmchs2_fck@a00ti,wait-gate-clock mmchs1_fck@a00ti,wait-gate-clock i2c3_fck@a00ti,wait-gate-clock i2c2_fck@a00ti,wait-gate-clock i2c1_fck@a00ti,wait-gate-clock mcbsp5_gate_fck@a00ti,composite-gate-clock   mcbsp1_gate_fck@a00ti,composite-gate-clock   core_48m_fckfixed-factor-clock4grJmcspi4_fck@a00ti,wait-gate-clockJ mcspi3_fck@a00ti,wait-gate-clockJ mcspi2_fck@a00ti,wait-gate-clockJ mcspi1_fck@a00ti,wait-gate-clockJ uart2_fck@a00ti,wait-gate-clockJ uart1_fck@a00ti,wait-gate-clockJ  core_12m_fckfixed-factor-clockKgrLhdq_fck@a00ti,wait-gate-clockL core_l3_ickfixed-factor-clockBgrMsdrc_ick@a10ti,wait-gate-clockM gpmc_fckfixed-factor-clockMgrcore_l4_ickfixed-factor-clockCgrNmmchs2_ick@a10ti,omap3-interface-clockN mmchs1_ick@a10ti,omap3-interface-clockN hdq_ick@a10ti,omap3-interface-clockN mcspi4_ick@a10ti,omap3-interface-clockN mcspi3_ick@a10ti,omap3-interface-clockN mcspi2_ick@a10ti,omap3-interface-clockN mcspi1_ick@a10ti,omap3-interface-clockN i2c3_ick@a10ti,omap3-interface-clockN i2c2_ick@a10ti,omap3-interface-clockN i2c1_ick@a10ti,omap3-interface-clockN uart2_ick@a10ti,omap3-interface-clockN uart1_ick@a10ti,omap3-interface-clockN  gpt11_ick@a10ti,omap3-interface-clockN  gpt10_ick@a10ti,omap3-interface-clockN  mcbsp5_ick@a10ti,omap3-interface-clockN  mcbsp1_ick@a10ti,omap3-interface-clockN  omapctrl_ick@a10ti,omap3-interface-clockN dss_tv_fck@e00ti,gate-clock<dss_96m_fck@e00ti,gate-clockIdss2_alwon_fck@e00ti,gate-clock"dummy_ck fixed-clock5gpt1_gate_fck@c00ti,composite-gate-clock" Ogpt1_mux_fck@c40ti,composite-mux-clockD" @Pgpt1_fckti,composite-clockOP aes2_ick@a10ti,omap3-interface-clockN wkup_32k_fckfixed-factor-clockDgrQgpio1_dbck@c00ti,gate-clockQ sha12_ick@a10ti,omap3-interface-clockN wdt2_fck@c00ti,wait-gate-clockQ wdt2_ick@c10ti,omap3-interface-clockR wdt1_ick@c10ti,omap3-interface-clockR gpio1_ick@c10ti,omap3-interface-clockR omap_32ksync_ick@c10ti,omap3-interface-clockR gpt12_ick@c10ti,omap3-interface-clockR gpt1_ick@c10ti,omap3-interface-clockR per_96m_fckfixed-factor-clock-gr per_48m_fckfixed-factor-clock4grSuart3_fck@1000ti,wait-gate-clockS gpt2_gate_fck@1000ti,composite-gate-clock"Tgpt2_mux_fck@1040ti,composite-mux-clockD"@Ugpt2_fckti,composite-clockTU gpt3_gate_fck@1000ti,composite-gate-clock"Vgpt3_mux_fck@1040ti,composite-mux-clockD"@Wgpt3_fckti,composite-clockVWgpt4_gate_fck@1000ti,composite-gate-clock"Xgpt4_mux_fck@1040ti,composite-mux-clockD"@Ygpt4_fckti,composite-clockXYgpt5_gate_fck@1000ti,composite-gate-clock"Zgpt5_mux_fck@1040ti,composite-mux-clockD"@[gpt5_fckti,composite-clockZ[gpt6_gate_fck@1000ti,composite-gate-clock"\gpt6_mux_fck@1040ti,composite-mux-clockD"@]gpt6_fckti,composite-clock\]gpt7_gate_fck@1000ti,composite-gate-clock"^gpt7_mux_fck@1040ti,composite-mux-clockD"@_gpt7_fckti,composite-clock^_gpt8_gate_fck@1000ti,composite-gate-clock" `gpt8_mux_fck@1040ti,composite-mux-clockD"@agpt8_fckti,composite-clock`agpt9_gate_fck@1000ti,composite-gate-clock" bgpt9_mux_fck@1040ti,composite-mux-clockD"@cgpt9_fckti,composite-clockbcper_32k_alwon_fckfixed-factor-clockDgrdgpio6_dbck@1000ti,gate-clockdgpio5_dbck@1000ti,gate-clockdgpio4_dbck@1000ti,gate-clockdgpio3_dbck@1000ti,gate-clockdgpio2_dbck@1000ti,gate-clockd wdt3_fck@1000ti,wait-gate-clockd per_l4_ickfixed-factor-clockCgregpio6_ick@1010ti,omap3-interface-clockegpio5_ick@1010ti,omap3-interface-clockegpio4_ick@1010ti,omap3-interface-clockegpio3_ick@1010ti,omap3-interface-clockegpio2_ick@1010ti,omap3-interface-clocke wdt3_ick@1010ti,omap3-interface-clocke uart3_ick@1010ti,omap3-interface-clocke uart4_ick@1010ti,omap3-interface-clockegpt9_ick@1010ti,omap3-interface-clocke gpt8_ick@1010ti,omap3-interface-clocke gpt7_ick@1010ti,omap3-interface-clockegpt6_ick@1010ti,omap3-interface-clockegpt5_ick@1010ti,omap3-interface-clockegpt4_ick@1010ti,omap3-interface-clockegpt3_ick@1010ti,omap3-interface-clockegpt2_ick@1010ti,omap3-interface-clockemcbsp2_ick@1010ti,omap3-interface-clockemcbsp3_ick@1010ti,omap3-interface-clockemcbsp4_ick@1010ti,omap3-interface-clockemcbsp2_gate_fck@1000ti,composite-gate-clockmcbsp3_gate_fck@1000ti,composite-gate-clockmcbsp4_gate_fck@1000ti,composite-gate-clockemu_src_mux_ck@1140 ti,mux-clock"fgh@iemu_src_ckti,clkdm-gate-clockijpclk_fck@1140ti,divider-clockjE@Ppclkx2_fck@1140ti,divider-clockjE@Patclk_fck@1140ti,divider-clockjE@Ptraceclk_src_fck@1140 ti,mux-clock"fgh@ktraceclk_fck@1140ti,divider-clockk E@Psecure_32k_fck fixed-clock5lgpt12_fckfixed-factor-clocklgr wdt1_fckfixed-factor-clocklgrsecurity_l4_ick2fixed-factor-clockCgrmaes1_ick@a14ti,omap3-interface-clockm rng_ick@a14ti,omap3-interface-clockm sha11_ick@a14ti,omap3-interface-clockm des1_ick@a14ti,omap3-interface-clockm cam_mclk@f00ti,gate-clockncam_ick@f10!ti,omap3-no-wait-interface-clockCcsi2_96m_fck@f00ti,gate-clocksecurity_l3_ickfixed-factor-clockBgropka_ick@a14ti,omap3-interface-clocko icr_ick@a10ti,omap3-interface-clockN des2_ick@a10ti,omap3-interface-clockN mspro_ick@a10ti,omap3-interface-clockN mailboxes_ick@a10ti,omap3-interface-clockN ssi_l4_ickfixed-factor-clockCgrvsr1_fck@c00ti,wait-gate-clock" sr2_fck@c00ti,wait-gate-clock" sr_l4_ickfixed-factor-clockCgrdpll2_fck@40ti,divider-clock*E@Ppdpll2_ck@4ti,omap3-dpll-clock"p$@4qdpll2_m2_ck@44ti,divider-clockqEDPriva2_ck@0ti,wait-gate-clockrmodem_fck@a00ti,omap3-interface-clock" sad2d_ick@a10ti,omap3-interface-clockB mad2d_ick@a18ti,omap3-interface-clockB mspro_fck@a00ti,wait-gate-clock ssi_ssr_gate_fck_3430es2@a00 ti,composite-no-wait-gate-clock# sssi_ssr_div_fck_3430es2@a40ti,composite-divider-clock# @$tssi_ssr_fck_3430es2ti,composite-clockstussi_sst_fck_3430es2fixed-factor-clockugrhsotgusb_ick_3430es2@a10"ti,omap3-hsotgusb-interface-clockM ssi_ick_3430es2@a10ti,omap3-ssi-interface-clockv usim_gate_fck@c00ti,composite-gate-clockI  sys_d2_ckfixed-factor-clock"grxomap_96m_d2_fckfixed-factor-clockIgryomap_96m_d4_fckfixed-factor-clockIgrzomap_96m_d8_fckfixed-factor-clockIgr{omap_96m_d10_fckfixed-factor-clockIgr |dpll5_m2_d4_ckfixed-factor-clockwgr}dpll5_m2_d8_ckfixed-factor-clockwgr~dpll5_m2_d16_ckfixed-factor-clockwgrdpll5_m2_d20_ckfixed-factor-clockwgrusim_mux_fck@c40ti,composite-mux-clock("xyz{|}~ @Pusim_fckti,composite-clockusim_ick@c10ti,omap3-interface-clockR  dpll5_ck@d04ti,omap3-dpll-clock""  $ L 4dpll5_m2_ck@d50ti,divider-clockE PPwsgx_gate_fck@b00ti,composite-gate-clock* core_d3_ckfixed-factor-clock*grcore_d4_ckfixed-factor-clock*grcore_d6_ckfixed-factor-clock*gromap_192m_alwon_fckfixed-factor-clock&grcore_d2_ckfixed-factor-clock*grsgx_mux_fck@b40ti,composite-mux-clock . @sgx_fckti,composite-clocksgx_ick@b10ti,wait-gate-clockB cpefuse_fck@a08ti,gate-clock" ts_fck@a08ti,gate-clockD usbtll_fck@a08ti,wait-gate-clockw usbtll_ick@a18ti,omap3-interface-clockN mmchs3_ick@a10ti,omap3-interface-clockN mmchs3_fck@a00ti,wait-gate-clock dss1_alwon_fck_3430es2@e00ti,dss-gate-clockdss_ick_3430es2@e10ti,omap3-dss-interface-clockCusbhost_120m_fck@1400ti,gate-clockwusbhost_48m_fck@1400ti,dss-gate-clock4usbhost_ick@1410ti,omap3-dss-interface-clockCuart4_fck@1000ti,wait-gate-clockSclockdomainscore_l3_clkdmti,clockdomaindpll3_clkdmti,clockdomaindpll1_clkdmti,clockdomainper_clkdmti,clockdomainlemu_clkdmti,clockdomainjdpll4_clkdmti,clockdomain wkup_clkdmti,clockdomain$dss_clkdmti,clockdomaincore_l4_clkdmti,clockdomaincam_clkdmti,clockdomainiva2_clkdmti,clockdomaindpll2_clkdmti,clockdomainqd2d_clkdmti,clockdomain dpll5_clkdmti,clockdomainsgx_clkdmti,clockdomainusbhost_clkdmti,clockdomain target-module@48320000ti,sysc-omap2ti,syscH2H2 revsysc Qfckick+  H2counter@0ti,omap-counter32k interrupt-controller@48200000ti,omap3-intc0H target-module@48056000ti,sysc-omap2ti,syscH`H`,H`(revsyscsyss#   Mick+  H`dma-controller@0ti,omap3630-sdmati,omap-sdma ) 6`gpio@48310000ti,omap3-gpioH1gpio1CUe0&gpio@49050000ti,omap3-gpioIgpio2Ue0gpio@49052000ti,omap3-gpioI gpio3Ue0gpio@49054000ti,omap3-gpioI@ gpio4Ue0gpio@49056000ti,omap3-gpioI`!gpio5Ue0gpio@49058000ti,omap3-gpioI"gpio6Ue0serial@4806a000ti,omap3-uartH qHR&12+txrxuart15lserial@4806c000ti,omap3-uartHqIJ&34uart25ldefaultbluetooth ti,wl1283-st -serial@49020000ti,omap3-uartIqJ&56+txrxuart35li2c@48070000 ti,omap3-i2cH8&+txrx+i2c1default5'@twl@48H fck ti,twl40300defaultaudioti,twl4030-audiocodecrtcti,twl4030-rtc bciti,twl4030-bci  vac0watchdogti,twl4030-wdtregulator-vaux1ti,twl4030-vaux1--regulator-vaux2ti,twl4030-vaux2regulator-vaux3ti,twl4030-vaux3regulator-vaux4ti,twl4030-vaux4w@w@regulator-vdd1ti,twl4030-vdd1 ' regulator-vdacti,twl4030-vdacw@w@regulator-vioti,twl4030-vioregulator-vintana1ti,twl4030-vintana1regulator-vintana2ti,twl4030-vintana2regulator-vintdigti,twl4030-vintdigregulator-vmmc1ti,twl4030-vmmc1:0regulator-vmmc2ti,twl4030-vmmc2:0/regulator-vusb1v5ti,twl4030-vusb1v5regulator-vusb1v8ti,twl4030-vusb1v8regulator-vusb3v1ti,twl4030-vusb3v1regulator-vpll1ti,twl4030-vpll1regulator-vpll2ti,twl4030-vpll2w@w@regulator-vsimti,twl4030-vsimw@-gpioti,twl4030-gpioUe0 #twl4030-usbti,twl4030-usb $2@Ipwmti,twl4030-pwmTpwmledti,twl4030-pwmledTpwrbuttonti,twl4030-pwrbuttonkeypadti,twl4030-keypad_o disabledmadcti,twl4030-madcpower4ti,twl4030-power-idle-osc-offti,twl4030-power-idlei2c@48072000 ti,omap3-i2cH 9&+txrx+i2c2default5mt9p031@48aptina,mt9p031Hportendpointn6]Ji2c@48060000 ti,omap3-i2cH=&+txrx+i2c3default5at24@50 atmel,24c64 Ptsc2004@48 ti,tsc2004Hdefault q2E_r@mailbox@48094000ti,omap3-mailboxmailboxH @dsp  spi@48098000ti,omap2-mcspiH A+mcspi1@&#$%&'()* +tx0rx0tx1rx1tx2rx2tx3rx3defaultat25@0 atmel,at25LK@/8A@EJspi@4809a000ti,omap2-mcspiH B+mcspi2 &+,-.+tx0rx0tx1rx1spi@480b8000ti,omap2-mcspiH [+mcspi3 &+tx0rx0tx1rx1spi@480ba000ti,omap2-mcspiH 0+mcspi4&FG+tx0rx01w@480b2000 ti,omap3-1wH :hdq1wdefaultmmc@4809c000ti,omap3-hsmmcH Smmc1X&=>+txrxeqSdefault r{mmc@480b4000ti,omap3-hsmmcH @Vmmc2&/0+txrxmmc@480ad000ti,omap3-hsmmcH ^mmc3&MN+txrxq^6default{+wlcore@2 ti,wl1283 mmu@480bd400ti,omap2-iommuH mmu_ispmmu@5d000000ti,omap2-iommu]mmu_iva disabledwdt@48314000 ti,omap3-wdtH1@ wd_timer2mcbsp@48074000ti,omap3-mcbspH@mpu ;< commontxrxmcbsp1& +txrxfck disabledtarget-module@480a0000ti,sysc-omap2ti,syscH <H @H Drevsyscsyss ick+  H rng@0 ti,omap2-rng 4mcbsp@49022000ti,omap3-mcbspI I mpusidetone>?commontxrxsidetonemcbsp2mcbsp2_sidetone&!"+txrxfckickokaydefault'mcbsp@49024000ti,omap3-mcbspI@I mpusidetoneYZcommontxrxsidetonemcbsp3mcbsp3_sidetone&+txrxfckick disabledmcbsp@49026000ti,omap3-mcbspI`mpu 67 commontxrxmcbsp4&+txrx fck disabledmcbsp@48096000ti,omap3-mcbspH `mpu QR commontxrxmcbsp5&+txrx fck disabledsham@480c3000ti,omap3-shamshamH 0d1&E+rxtarget-module@48318000ti,sysc-omap2-timerti,syscH1H1H1revsyscsyss'   fckick+  H1(<timer@0ti,omap3430-timer fck%GV fDtarget-module@49032000ti,sysc-omap2-timerti,syscI I I revsyscsyss'   fckick+  I timer@0ti,omap3430-timer&timer@49034000ti,omap3430-timerI@'timer3timer@49036000ti,omap3430-timerI`(timer4timer@49038000ti,omap3430-timerI)timer5}timer@4903a000ti,omap3430-timerI*timer6}timer@4903c000ti,omap3430-timerI+timer7}timer@4903e000ti,omap3430-timerI,timer8}timer@49040000ti,omap3430-timerI-timer9timer@48086000ti,omap3430-timerH`.timer10)timer@48088000ti,omap3430-timerH/timer11target-module@48304000ti,sysc-omap2-timerti,syscH0@H0@H0@revsyscsyss'   fckick+  H0@timer@0ti,omap3430-timer_Gusbhstll@48062000 ti,usbhs-tllH N usb_tll_hsusbhshost@48064000ti,usbhs-hostH@ usb_host_hs+  disabledohci@48064400ti,ohci-omap3HDLehci@48064800 ti,ehci-omapHHMgpmc@6e000000ti,omap3430-gpmcgpmcn&+rxtx+0Ue  0,nand@0,0ti,omap2-nand  micron,mt29f4g16abbda3wbch8  %3,E,Wf"y,(6@RR( +ethernet@gpmcsmsc,lan9221smsc,lan9115  "%3*E$Wf y  4* B$<6$ P j *      default  usb_otg_hs@480ab000ti,omap3-musbH \]mcdma usb_otg_hs   # default , ; C Husb2-phyD R2dss@48050000 ti,omap3-dssHokay dss_corefck+  X hdefaultdispc@48050400ti,omap3-dispcH dss_dispcfckencoder@4804fc00 ti,omap3-dsiHH@H protophypll disabled dss_dsi1 fcksys_clk+encoder@48050800ti,omap3-rfbiH disabled dss_rfbifckickencoder@48050c00ti,omap3-vencH  disabled dss_vencfcktv_dac_clkportendpoint z,ssi-controller@48058000 ti,omap3-ssissiokayHHsysgddGgdd_mpu+  u ssi_ssr_fckssi_sst_fckssi_ickssi-port@4805a000ti,omap3-ssi-portHHtxrxCDssi-port@4805b000ti,omap3-ssi-portHHtxrxEFserial@49042000ti,omap3-uartI P&QR+txrxuart45lregulator-abb-mpu ti,abb-v1 abb_mpu_iva+H0rH0hbase-addressint-address "  ` sO7pinmux@480025a0 ti,omap3-padconfpinctrl-singleH%\+0Ecpinmux_mmc3_core2_pins8:isp@480bc000 ti,omap3-ispH H   defaultports+port@0endpoint   bandgap@48002524H%$ti,omap36xx-bandgap target-module@480cb000ti,sysc-omap3630-srti,syscsmartreflex_coreH 8sysc  fck+  H smartreflex@0ti,omap3-smartreflex-coretarget-module@480c9000ti,sysc-omap3630-srti,syscsmartreflex_mpu_ivaH 8sysc  fck+  H smartreflex@480c9000ti,omap3-smartreflex-mpu-ivatarget-module@50000000ti,sysc-omap4ti,syscPP revsysc   fckick+  Popp-tableoperating-points-v2-ti-cpuopp50-300000000  !ssssss / @opp100-600000000 #F !OOOOOO /opp130-800000000 / !777777 /opp1g-1000000000 ; ! / Lopp_supplyti,omap-opp-supply Wthermal-zonescpu_thermal r  N  tripscpu_alert 8 passive cpu_crit _  criticalcooling-mapsmap0   !memory@80000000memoryleds gpio-ledsdefault"user0 user0 # noneled1 led1  cpu0led2 led2  noneoscillator fixed-clock5regulator-vddvarioregulator-fixed vddvarioregulator-vdd33aregulator-fixedvdd33agpio_keys gpio-keysdefault$%sysboot2 sysboot2 &  sysboot5 sysboot5 &  gpio1 gpio1   gpio2 gpio2   soundti,omap-twl4030 omap3logic 'dmtimer-pwmti,omap-dmtimer-pwmdefault( %)T /.displaynewhaven,nhd-4.3-480272ef-atxl 15default* ?+ portendpoint,backlightpwm-backlightdefault- I.LK@, N (2<FPZd ` +wl12xx_vmmcregulator-fixedvwl1271w@w@ y ~p  / compatibleinterrupt-parent#address-cells#size-cellsmodelstdout-pathi2c0i2c1i2c2serial0serial1serial2serial3display0device_typeregclocksclock-namesclock-latencyoperating-points-v2vbb-supply#cooling-cellscpu0-supplyphandleinterruptsti,hwmodsranges#pinctrl-cells#interrupt-cellsinterrupt-controllerpinctrl-single,register-widthpinctrl-single,function-maskpinctrl-single,pinssysconregulator-nameregulator-min-microvoltregulator-max-microvolt#clock-cellsti,bit-shiftreg-namesti,sysc-maskti,sysc-sidleti,syss-maskdmasdma-namesclock-frequencyti,max-divti,index-starts-at-oneclock-multclock-divti,set-bit-to-disableti,clock-multti,clock-divti,set-rate-parentti,index-power-of-twoti,low-power-stopti,lockti,low-power-bypassti,dividersti,sysc-midle#dma-cellsdma-channelsdma-requeststi,gpio-always-ongpio-controller#gpio-cellsinterrupts-extendedpinctrl-namespinctrl-0enable-gpiosmax-speedbci3v1-supplyio-channelsio-channel-namesti,bb-uvoltti,bb-uampregulator-always-onti,use-ledsusb1v5-supplyusb1v8-supplyusb3v1-supplyusb_mode#phy-cells#pwm-cellskeypad,num-rowskeypad,num-columnsstatus#io-channel-cellsti,use_poweroffvaa-supplyvdd-supplyvdd_io-supplyinput-clock-frequencypixel-clock-frequencyremote-endpointreadonlyvio-supplytouchscreen-fuzz-xtouchscreen-fuzz-ytouchscreen-fuzz-pressuretouchscreen-size-xtouchscreen-size-ytouchscreen-max-pressureti,x-plate-ohmsti,esd-recovery-timeout-ms#mbox-cellsti,mbox-num-usersti,mbox-num-fifosti,mbox-txti,mbox-rxti,spi-num-csspi-max-frequencyspi-cphaspi-cpolpagesizeaddress-widthti,dual-voltpbias-supplycd-gpiosvmmc-supplybus-widthcap-power-off-cardnon-removableref-clock-frequencytcxo-clock-frequency#iommu-cellsti,#tlb-entriesinterrupt-namesti,buffer-size#sound-dai-cellsti,no-reset-on-initti,no-idleti,timer-alwonassigned-clocksassigned-clock-parentsti,timer-dspti,timer-pwmti,timer-secureremote-wakeup-connectedgpmc,num-csgpmc,num-waitpinslinux,mtd-namenand-bus-widthti,nand-ecc-optrb-gpiosgpmc,sync-clk-psgpmc,cs-on-nsgpmc,cs-rd-off-nsgpmc,cs-wr-off-nsgpmc,adv-on-nsgpmc,adv-rd-off-nsgpmc,adv-wr-off-nsgpmc,we-off-nsgpmc,oe-off-nsgpmc,access-nsgpmc,rd-cycle-nsgpmc,wr-cycle-nsgpmc,wr-access-nsgpmc,wr-data-mux-bus-nsgpmc,device-widthbank-widthgpmc,mux-add-datagpmc,oe-on-nsgpmc,we-on-nsgpmc,page-burst-access-nsgpmc,bus-turnaround-nsgpmc,cycle2cycle-delay-nsgpmc,cycle2cycle-samecsengpmc,cycle2cycle-diffcsenvddvario-supplyvdd33a-supplyreg-io-widthsmsc,save-mac-addressmultipointnum-epsram-bitsinterface-typeusb-phyphysphy-namespowervdds_dsi-supplyvdda_video-supplydata-linesti,tranxdone-status-maskti,settling-timeti,clock-cyclesti,abb_infoiommusti,phy-typehsync-activevsync-activepclk-sample#thermal-sensor-cellsopp-hzopp-microvoltopp-supported-hwopp-suspendturbo-modeti,absolute-max-voltage-uvpolling-delay-passivepolling-delaycoefficientsthermal-sensorstemperaturehysteresistripcooling-devicelabellinux,default-triggerlinux,codewakeup-sourceti,modelti,mcbspti,timersti,clock-sourcebacklightpwmsbrightness-levelsdefault-brightness-levelgpiostartup-delay-usenable-active-highvin-supply